## REFERENCES THAI กฤษดา วิศวธีรานนท์. เรียน/เล่น/ใช้ ไอซีดิจิตอล. กรุงเทพฯ: ซีเอ็ดยูเคชั่น, 2521. คู่มือไอซีไมโครโปรเซสเซอร์และไอซีที่เกี่ยวข้อง. กรุงเทพฯ: ซีเอ็ดยูเคชั่น, 2521. - ชัยวัฒน์ กิตินันท์ประกร. <u>สายอากาศ 110 Mhz สำหรับนักดาราวิทยุพีสิกส</u>์. รายงานโครงงานนิสิต ชั้นปีที่สี่ ภาควิชาฟิสิกส์ จุฬาลงกรณ์มหาวิทยาลัย, 2536. - บัณฑิต โรจนอารยานนท์. <u>วิศวกรรมสายอากาศ</u>. พิมพ์ครั้งที่ 2. กรุงเทพฯ: สำนักพิมพ์จุฬาลงกรณ์ มหาวิทยาลัย, 2534. - ปราโมทย์ เดชะอำไพ. ระเบียบวิธีเชิงตัวเลขในงานวิศวกรรม. กรุงเทพฯ: สำนักพิมพ์จุฬาลงกรณ์ มหาวิทยาลัย, 2538. - ไพศาล เตชะรัตนประเสริฐ. มุมพีซีฮาร์ดแวร์ <u>เซมิคอนดัคเตอร์อิเลคทรอนิคส์</u> ฉบับ 104 (มกราคม -กุมภาพันธ์ 2534) : 297 - 308. - อำนาจ สาธานนท์. <u>การคำนวนและออกแบบสร้างกล้องโทรทรรศน์วิทยุเพื่อสังเกตการณ์ทางดารา</u> ฟิสิกส์. รายงานโครงงานนิสิตชั้นปีที่สี่ ภาควิชาฟิสิกส์ จุฬาลงกรณ์มหาวิทยาลัย, 2535. FNGLISH - Analog Devices, Inc. <u>Data converter reference manual volume II.</u> MA: One Technology Way, 1992. - Brown, R. H. and Lovell, A.C.B. <u>The exploration of space by radio</u>. NY: John Willey & Son, 1958. - Carr, J. J. <u>Microcomputer interfacing: A practical guide for technicians, engineers, and scientists</u>. MA: Prentice-Hall, 1991. - Christiansen, W. N., and Hogbom, J. A. <u>Radiotelescope</u>. 2<sup>nd</sup> ed. Cambridge: Cambridge University Press, 1985. - DeJesus, J. and Godoy, A. <u>Borland Pascal with Objects 7.0: A programming guide.</u> NY: Management Information Source, 1993. - Demas, J. N., and Demas, S. E. <u>Interfacing and scientific computing on personal</u> computers. Boston: Allyn and Bacon, 1990. - Derenzo, S. E. <u>Interfacing: A laboratory approach using the microcomputer for</u> instrumentation, data analysis, and control. NJ: Prentice-Hall, 1990. - Hamming, R. W. <u>Digital filters</u>. NJ: Prentice-Hall, 1977. - Heiserman, D. Radio astronomy for the amateur. PA: Tab Books,1975 - International Business Machine Corp. PC/AT Technical Reference. FL: IBM, 1984. - Kraus, J.D. Antennas 2<sup>nd</sup> ed. Singapore: McGraw-Hill, 1988. - Kraus, J.D. <u>Electromagnetics</u> 2<sup>nd</sup> ed. Singapore, 1991. - Kraus, J.D. Radio astronomy. 2<sup>nd</sup> ed. OH: Cygnus-Quasar, 1986. - National Semiconductor Corporation. <u>Linear applications handbook</u>. CA: National Semiconductor, 1986. - Norton, P. Peter Norton's inside the PC. premier ed. IN: Sams, 1995 - Ott, H. W. <u>Noise reduction techniques in electronic systems</u>. Singapore: John Wiley & Son, 1989. - Pointon, A. J., and Howarth, H. M. AC and DC network Theory. London: Chapman & Hall, 1991. Rohlfs, K. H. Tools of radio astronomy. 2nd ed. Berlin: Springer-Verlag, 1990. Smith, J. Modern communication circuits. NY: McGraw-Hill, 1986. Valkenburg, M. E., and Kinariwala, B. K. <u>Linear circuits</u>. New Delhi: Prentice-Hall of India, 1982. #### **APPENDIX A** #### **NUMERICAL METHODS** This appendix is the collections of the useful numerical methods used to evaluate the many quantities in many part of the thesis. The methods are applied in programs as listed in Appendix B. #### **Cubic Spine Interpolations** There are many method to approximate the values which do not appear in the collected data. The methods are collectively called the *interpolation*. One of the best interpolations is the approximation by the *spine function*. The spine function is the collection of the polynomial curve applying in each interval of the missing data. The curves were connected by the conditions of the continuity. The polynomial curves of the third degree, called the *cubic spine*, are the most popular. Let consider a set of data $(x_i, y_i)$ , where i = 0, 1, 2, 3, ..., n. Hence, there are n curves of the third degree polynomial which suffice to fill with all interval of the data. The function corresponding to the interval i may be written as $$y_i(x) = a_i x^3 + b_i x^2 + c_i x + d_i$$ (A1.1) There are four unknown variables for each interval and the 4n unknown variables for all intervals. The variables are satisfy the conditions of continuity as follows. 1) The function $y_i(x)$ give the corresponding value as the data at the terminals of the interval i, say $$y_i(x_{i-1}) = y_{i-1}$$ $y_i(x_i) = y_i$ (A1.2) 2) The first order derivative at a connection of the consecutive functions have to be the same value, i.e., $$y'_i(x_i) = y'_{i+1}(x_i) = y'_i$$ (A1.3) 3) The second order derivative a connections of the consecutive functions have also the same value, i.e., $$y_i''(x_i) = y_{i+1}''(x_i) = y_i''$$ (A1.4) From the conditions, they form the 2n + (n-1) + (n-1) (= 4n - 2) equation system. There are two remain equations to suffice for solve these system. These conditions depend on the nature of the measurement, but it is possible to assume that the second derivative of the first and the last points are zero in general case. The conditions form the matrix equation of dimensions in order of 4n. To solve this system directly, it consume a long time to accomplish. Fortunately, it is possible to modify the method. At first, we consider the first and second order derivatives of the (A1.1), we have $$y_i''(x) = 6a_i x + 2b_i (A1.5)$$ From the second derivative at $x_i$ and $x_{i-1}$ , we can solve for $a_i$ and $b_i$ , which are $$a_{i} = \frac{y_{i}''(x_{i}) - y_{i}''(x_{i-1})}{6(x_{i} - x_{i-1})}$$ $$b_{i} = \frac{x_{i}y_{i}''(x_{i-1}) - x_{i-1}y_{i}''(x_{i})}{2(x_{i} - x_{i-1})}.$$ According to (A1.4), $y_i''(x_i)$ can be written as $y_i''$ . Substitute $a_i$ and $b_i$ to the (A1.5), we have $$y_{i}''(x) = \left\{ \frac{y_{i}''}{x_{i} - x_{i-1}} \right\} (x - x_{i-1}) - \left\{ \frac{y_{i-1}''}{x_{i} - x_{i-1}} \right\} (x - x_{i})$$ $$= \alpha_{i} (x - x_{i-1}) - \beta_{i} (x - x_{i})$$ (A1.6) where $\alpha_i$ and $\beta_i$ are constants depend on the interval. Integrating the (A1.6), we have $$y_{i}(x) = \frac{\alpha_{i}}{6} (x - x_{i-1})^{3} - \frac{\beta_{i}}{6} (x - x_{i})^{3} + \delta_{i} x + \gamma_{i}$$ (A1.7) The $\delta_i$ and $\gamma_i$ can be solved from the first condition. Since the $y_i$ has to pass the points $(x_{i-1}, y_{i-1})$ and $(x_i, y_i)$ , we have $$y_i = \frac{\alpha_i}{6} (x_i - x_{i-1})^3 + \delta_i x_i + \gamma_i$$ $$y_{i-1} = \frac{\beta_i}{6} (x_i - x_{i-1})^3 + \delta_i x_i + \gamma_i$$ From the above equations, we have $$\delta_i = \frac{y_i - y_{i-1}}{x_i - x_{i-1}} - \frac{y_i''}{6} (x_i - x_{i-1}) + \frac{y_{i-1}''}{6} (x_i - x_{i-1})$$ $$\gamma_{i} = \frac{x_{i}y_{i-1} - x_{i-1}y_{i}}{x_{i} - x_{i-1}} + \frac{y_{i}''}{6}x_{i-1}(x_{i} - x_{i-1}) - \frac{y_{i-1}''}{6}x_{i}(x_{i} - x_{i-1})$$ Then substitute $\delta_i$ and $\gamma_i$ to (A1.7), we obtain $$y_{i}(x) = \frac{y_{i}''}{6(x_{i} - x_{i-1})} (x - x_{i-1})^{3} - \frac{y_{i-1}''}{6(x_{i} - x_{i-1})} (x - x_{i})^{3} + \left[ \frac{-y_{i-1}}{x_{i} - x_{i-1}} + \frac{y_{i-1}''}{6} (x_{i} - x_{i-1}) \right] (x - x_{i}) + \left[ \frac{y_{i}}{x_{i} - x_{i-1}} - \frac{y_{i}''}{6} (x_{i} - x_{i-1}) \right] (x - x_{i-1})$$ (A1.8) In (A1.8), there are two unknown variables which are $y_i''$ and $y_{i-1}''$ . Differentiating (A1.8), we have $$y_{i}'(x) = \frac{3y_{i-1}''}{6(x_{i} - x_{i-1})} (x - x_{i-1})^{2} - \frac{3y_{i-1}''}{6(x_{i} - x_{i-1})} (x - x_{i})^{2}$$ $$+ \left[ \frac{-y_{i-1}}{x_{i} - x_{i-1}} + \frac{y_{i-1}''}{6} (x_{i} - x_{i-1}) \right] + \left[ \frac{y_{i}}{x_{i} - x_{i-1}} - \frac{y_{i}''}{6} (x_{i} - x_{i-1}) \right]$$ Substitute the above equation by $x_i$ and $x_{i-1}$ , then $$y_i'(x_i) = \frac{-2y_i''}{6}(x_i - x_{i-1}) + \frac{y_{i-1}''}{6}(x_i - x_{i-1}) + \frac{y_i - y_{i-1}}{x_i - x_{i-1}}$$ $$y'_{i+1}(x_i) = \frac{y''_{i+1}}{6}(x_{i+1} - x_i) - \frac{2y''_i}{6}(x_{i+1} - x_i) + \frac{y_{i+1} - y_i}{x_{i+1} - x_i}$$ According to the second condition $y'_i(x_i) = y'_{i+1}(x_i)$ , we equate the above equations and arrange the equation, the result is $$(x_{i} - x_{i-1})y_{i-1}'' + 2(x_{i+1} - x_{i-1})y_{i}'' + (x_{i+1} - x_{i})y_{i+1}'' = \frac{6}{x_{i+1} - x_{i}}(y_{i+1} - y_{i}) - \frac{6}{x_{i} - x_{i-1}}(y_{i} - y_{i-1})$$ (A1.9) The equation (A1.9) form the equation system. There have n-1 equations since the index i's are in the range [0,n]. If we assume that the second derivatives of data at $x_o$ and $x_n$ equal to zero. Hence, they form the matrix equation as follow. $$\mathbf{A} \mathbf{p} = \mathbf{q} \tag{A1.10}$$ where A = square matrix [dimension = (n-1) x (n-1)] $\mathbf{p} = \text{column matrix [dimension (n-1)]}$ $\mathbf{q} = \text{column matrix [dimension (n-1)]}$ The elements of the matrix A, p and q are $$a_{ij} = \begin{cases} x_i - x_{i-1} & ; j = i - 1 \\ 2(x_{i+1} - x_{i-1}) & ; j = i \\ x_{i+1} - x_i & ; j = i + 1 \\ 0 & ; \text{ elsewhere} \end{cases}$$ $$p_i = y_i''$$ $$q_i = \frac{6}{x_{i+1} - x_i} (y_{i+1} - y_i) - \frac{6}{x_i - x_{i-1}} (y_i - y_{i-1})$$ The matrix $\mathbf{p}$ can be solve by many method such as the gaussian elimination. Thus we have all $y_i^n$ 's which are the unknown variables in (A1.8) for all interval i. By this way, we can interpolate the value in the interval i by substitution the corresponding parameter to (A1.8). ## 2-Dimension Integration by Mid-Point Method The numerical integration is commonly used in many fields of science. The simply mid-point integration is well-known in 1-dimensional case. It is rather rough approximation but it can be simply extended to the 2-dimension case. Consider the integration I is performed on the function F(x,y) in the range of $x_o < x < x_o$ and $y_o < y < y_I$ , we have $$I = \int_{y_{o}}^{y_{o}} F(x, y) dx dy$$ (A2.1) This integration coincide with the volume of solid confined by the xy plane and the surface F(x,y). By the elementary calculus, the integration I can be written as $$I = \lim_{\Delta y \to 0} \lim_{\Delta x \to 0} \sum_{i=0}^{m} \sum_{i=0}^{n} F(x_i, y_j) \cdot \Delta x \cdot \Delta y$$ (A2.2) where $x_i = x_o + i\Delta x$ ; $\Delta x = \frac{x_1 - x_o}{n}$ $$y_j = y_o + j\Delta y$$ ; $\Delta y = \frac{y_1 - y_o}{m}$ It can be seen that the exact value can be obtained only when n and m are approached to the infinity or the interval of x and y are divided to the infinitesimal pieces. However, the approximation can be made for the equation. From (A2.2) it suggest that the integration is the summation of the small elements of the whole volume. Let consider a small volume which confined by the area in xy plane which vertices are $(x_i,y_j)$ , $(x_i,y_{j+1})$ , $(x_{i+1},y_{j+1})$ and $(x_{i+1},y_j)$ . As the concept of mid-point, the small volume is considered as the 3-dimensional bar of high as the value of the function F(x,y) at the middle point of that area, say $$F(\frac{x_i + x_{i+1}}{2}, \frac{y_j + y_{j+1}}{2}) = F(x_i + \frac{\Delta x}{2}, y_j + \frac{\Delta y}{2})$$ $$= F(x_o + p_i, y_o + q_i)$$ where $p_i = (i + \frac{1}{2})\Delta x$ and $q_j = (j + \frac{1}{2})\Delta y$ . Hence the integration (A2.2) may be written as follow. $$I = \sum_{j=0}^{m} \sum_{i=0}^{n} F(x_o + p_i, y_o + q_j) \cdot \Delta x \cdot \Delta y$$ (A2.3) The value of $p_i$ and $q_j$ can found by iteration, say $$p_{i+1} = p_i + \Delta x \qquad ; \qquad p_o = \frac{\Delta x}{2}$$ $$q_{j+1} = q_{j+} \Delta y$$ ; $q_o = \frac{\Delta y}{2}$ The result is approached to the exact value when the range of x and y are divided smallest. In practice, the value can be accurate in a certain level since the limitation of the resolution of bits in the numerical type in computer. #### Nonlinear regression Before the nonlinear regression will be considered, it is useful to understand the classic polynomial regression. Let consider a set of data $(x_i, y_i)$ where i represent the order of data from 1 to N. If the data is predicted by the polynomial function of degree k, say $$y(x) = \sum_{n=0}^{k} a_n x^n$$ (A3.1) The measured data are not exact the predicted value as (A3.1) but a small deviation may occur. It 's interesting what is the curve of the polynomial which collective deviation from the data is minimum. Let we define the collective *Residual* V, which is $$V = \sum_{i=1}^{N} (y_i - y(x_i))^2$$ = $\sum_{i=1}^{N} y_i^2 - 2\sum_{i=1}^{N} y_i y(x_i) + \sum_{i=1}^{N} y^2(x_i)$ To minimize the variance, we differentiate the variance with respect to the coefficient $a_m$ where 0 < m < k. The result is $$\frac{\partial V}{\partial a_m} = -2\sum_{i=1}^N y_i x^m + 2\sum_{n=0}^k a_n \left\{ \sum_{i=1}^N x^{m+n} \right\}$$ The minimization condition is accomplished when $\frac{\partial V}{\partial a_m} = 0$ , then we have $$\sum_{n=0}^{k} a_n \left\{ \sum_{i=1}^{N} x^{m+n} \right\} = \sum_{i=1}^{N} y_i x^m$$ (A3.2) The above equation form the k+1 equation system. It can be represented by the matrix form as follow. $$Ap = q$$ where $A = \text{squre matrix } [\text{dimension} = (k+1) \times (k+1)]$ $\mathbf{p} = \text{column matrix } [\text{dimension} = (k+1)]$ $\mathbf{q} = \text{column matrix } [\text{dimension} = (k+1)]$ The element of the matrix A, p and q can be written respectively as $$a_{(m+1)(n+1)} = \sum_{i=1}^{N} x^{m+n}$$ $$p_{m+1} = a_m$$ $$q_{m+1} = \sum_{i=1}^{N} y_i x^m$$ When the all $a_n$ 's are solve the curve which is the represented the data can be determined by substitute them to (A3.1). In the most cases, the predicted function are not necessary to be polynomial function as indicate by (A3.1). However, it may be possible to induce the linear equation in some special cases. Let consider the predicted function as follow. $$y(x) = \alpha k^{x^2 + \beta x} \tag{A3.3}$$ The above equation represent the exponential function of the quadratic equation. Take *log* to this function we obtain $$\log y = (\log k)x^{2} + (\beta \log k)x + \log \alpha$$ $$Y = a_{2}x^{2} + a_{1}x + a_{o}$$ (A3.4) It is obviously seen that the (A3.4) is the quadratic equation for x and Y which is corresponding to the second degree polynomial with coefficient $a_2$ , $a_1$ and $a_0$ respectively. The classic polynomial regression can be performed to the variables $Y_i = \log y_i$ rather than the $y_i$ and the yields coefficients $a_n$ where n = 0...2. For this case the unknown parameters for (A3.3) are calculated by substitute $a_n$ to the following equations. $$\alpha = 10^{a_n}$$ ; $k = 10^{a_2}$ ; $\beta = \frac{a_1}{a_2}$ Then, the represented curve of the data can be found by substitution the unknown value to (A3.3). #### APPENDIX B # SOFTWARE CONSIDERATIONS This Appendix is dedicated to complete the contents in software aspects. Since there are too many source codes to show in the thesis, the basic concepts and some essential commands which is the core of programming. The used program can be divided in two categories, which are the controller of the DAM and the routine using to analysis purposes. The first part is how to write the generic codes for interfacing the software to the hardware. The last is brief discussion on the analysis routine. All codes are written in PASCAL language and compiling by the Borland Pascal version 7.0, which have support the programming in both low level assembly routine and the Object Oriented Programming (OOP). #### General Descriptions about Software Interfacing The most fundamental and fastest way to communicate with the computer is via machine language. Since inefficiency and cumbersome, the more accessible assembly language is introduced. However, a certain assembly code is the one-by-one representation of machine code which is operated only the simple way such as the data transfer or simple logical arithmetic, so the development of the complex application will be difficult. However, the some critical routines which require the high speed operation or intensive hardware controlled have to be involved. To facilitate the more complex applications, high level languages are devised. The high level language offer the organized machine codes (or commands) and the abstract structure for development. The powerful programming can be accomplished by the appropriate combination of two level. In Borland Pascal version 7.0, the assembly routine and direct machine code are available. The assembly routine can be identified by the assembler directive behind the routine declaration, such as ``` Procedure Assmbly_Routine : assembler ; ``` The parameters for such procedure may be passing via the global variable or stacks. In contrast to function which the parameters is passing by CPU registers. The detail information can be seen in Demas, 1990. To communicate with port, the Borland Pascal provide another way instead of directly program in assembly code. The virtual array variables Port and PortW are represented the ports of 8-bit and 16-bit devices, respectively. By this way the data transfer can be accomplished in the input and output mode as following examples: ``` x := portW [PortNum]; PortW [PortNum] := x; ``` The first one is to transfer the 16-bit data from the port specified by PortNum to the memory allocated be variable x or vice versa in the second. The CPU registers are accessible from the record variable of type registers. The field of the variable of such type represent the specific register. For example, ``` var regs : registers regs.ax := $00FF ; regs.al := $FF ; ``` The interrupt routine is identified by the directive interrupt in the same way of assembly routine and implemented by the command SetIntVec which have the syntax as follow: ``` Procedure SetIntVect (IntNum : byte ; Vector : pointer) ; ``` Where the IntNum and Vector represent the interrupt number and interrupt vector for the specific routine. This command have to declare before the interrupt routine will be used. There have two cautions for the usage of the interrupt routine. One is the old interrupt vector should be kept before the installation of the user-defined routine and restored after the usage to prevent the system crashing. The last is the interrupt routine cannot be accessed directly by routine software call as normal subroutine. ## **Subroutine for Numerical Analysis** The routines are arranged in Pascal units. The most is written as the object and partially functions or procedures. The objects can be considered as engines which operations are depend on a certain type of inputs. At first the engine have to install via constructors of the objects. The set of input data is sent to the engine by the individual way. The result is obtained from some method of the engines. This followings is the name and functions for each units. EMATH: The extended mathematical functions which is not available in standard Pascal, e.g. the extended trigonometric functions, hyperbolic functions. The conversion between the various numerical formats is also provided. MTX: The definition of the matrix object containing the fundamental matrix operation such as assign elements, transpose, multiplication and the more advance operation such as solve linear equations. ASTRON: The definition of data structure representing the position and time notations including routine to interchange between them. Also the functions which is served for astronomical observation is provided and change automatically with the time base of computer. EGRAPH and GRAPHOBJ: The enhancement of the GRAPH. TPU unit. The graphic object such as initiation of the graphic workspace, the numerous type of button, etc. **CUBIC** The engine for cubic spine interpolation. the set of input data is set via the constructor in the forms of text file or link-list header pointer of the specific type. The result is obtained by call a specific method which is the function of x value. **DFILTER** The engine for digital filter. The current version is support only the low-pass filter with Lanczos' window but another type will be extended in the next version. The input have to be inserted to complete the k index of the filter. **BEAM** The definition of TBEAM Object representing the 3-D normalized beam pattern of an antenna which the measured value for each plane is defined in the construction part of this object. The routines for calculation parameters for this antenna is also provide. $\mathsf{DAM}$ The control subroutines and the status flag for DAM controlling. Some routine is written in assembly code to obtain the high speed acquisition. The initialization of DAM is also provided in the most flexible and simple way. RECEIVER: The conversion functions from the output voltage of the radio telescope receiver to the voltage and power at the antenna terminal. The functions are base on the assumption and calibration as described in this thesis. The routines is distributed to many programs. The following is the descriptions of the importance programs which is written for this thesis. BEAMANL: The program for analysis the antenna pattern. This program provide the 3-D plot for both linear and dB scale. The parameters of the antenna is calculated and the beam solid angle is estimated by midpoint integration. FILDEMO: This is the demonstration program to test the digital filter. Graphic illustrations for the input and output signal is also support. RATCON: The core program to control the acquisition of the radio telescope system. This program provide the GUI's to display the current value of observation. The system can be operate with both free running mode or recording mode. In recording mode, the storage media manager is handle. RADIOSKY : The analysis program for the final result of the acquired data. The value is presented in the form of million Kelvin of system temperature and displayed graphically. By the aids of OOP, many set of data can be presented simultaneously with a tiny modification. The individual parameter such as the offset and gain can be defined in simple way. ## **APPENDIX C** # **SCHEMATIC DIAGRAMS** This appendix is the collections of the schematic diagrams of the original hardware which is devised to serve the data acquisition system. The concepts and block diagrams for each equipment is shown in chapter IV. There are three equipment which is constructed ,i.e. AT prototype card, Data Acquisition Module-DAM (indicated by code Hx-7M) and Signal Conditioner, respectively. Each equipment have many sheets corresponding to the modular design concept. The name of each device and index of the sheet is indicated at the title block at the bottom of each sheet. ### APPENDIX D ### **ADC1674 DATA SHEETS** The following section is the data sheet for the 12-bit analog to digital converter AD1674 since the IC is not common electronic component in Thailand although it is available from some dealers in our country. All sheets are copied from the <u>Data converter reference manual volumn II</u> of Analog Devices Inc. Since the information for other components is available in many reference books, the appendix need not to include. # 12-Bit 100 kSPS A/D Converter AD1674\* FEATURES Complete Monolithic 12-Bit 10 μs Sampling ADC On-Board Sample-and-Hold Amplifier Industry Standard Pinout 8- and 16-Bit Microprocessor Interface AC and DC Specified and Tested Unipolar and Bipolar Inputs ±5 V, ±10 V, 0–10 V, 0–20 V Input Ranges Commercial, Industrial and Military Temperature Range Grades MIL-STD-883 Compliant Versions Available #### PRODUCT DESCRIPTION The AD1674 is a complete, multipurpose, 12-bit analog-to-digital converter, consisting of a user-transparent on-board sample-and-hold amplifier (SHA), 10 volt reference, clock and three-state output buffers for microprocessor interface. The AD1674 is pin compatible with the industry standard AD574A and AD674A, but includes a sampling function while delivering a faster conversion rate. The on-chip SHA has a wide input bandwidth supporting 12-bit accuracy over the full Nyquist bandwidth of the converter. The AD1674 is fully specified for ac parameters (such as S/(N+D) ratio, THD, and IMD) and dc parameters (offset, full-scale error, etc.). With both ac and dc specifications, the AD1674 is ideal for use in signal processing and traditional dc measurement applications. The AD1674 design is implemented using Analog Devices' BIMOS II process allowing high performance bipolar analog circuitry to be combined on the same die with digital CMOS logic. Five different grades are available. The AD1674J and K grades are specified for operation over the 0°C to +70°C temperature range. The A and B grades are specified from --40°C to +85°C; the AD1674T grade is specified from --55°C to +125°C. The J and K grades are available in a 28-pin plastic DIP or 28-lead SOIC. All other grades are available in a 28-pin hermetically sealed ceramic DIP. #### FUNCTIONAL BLOCK DIAGRAM #### PRODUCT HIGHLIGHTS - Industry Standard Pinout: The AD1674 utilizes the pinout established by the industry standard AD574A and AD674A. In stand-alone mode, the AD1674 has identical interface requirements as the AD574A and AD674A. In full control mode, the AD1674 requires slight control timing modification. - 2. Integrated SHA: The AD1674 has an integrated SHA which supports the full Nyquist bandwidth of the converter. The SHA function is transparent to the user; no wait-states are needed for SHA acquisition. - DC and AC Specified: In addition to traditional de specifications, the AD1674 is also fully specified for frequency domain ac parameters such as total harmonic distortion, signal-to-noise ratio and input bandwidth. These parameters can be tested and guaranteed as a result of the on-board SHA. - 4. Analog Operation: The precision, laser-trimmed scaling and bipolar offset resistors provide four calibrated ranges: 0 to +10 V and 0 to +20 V unipolar, -5 V to +5 V and -10 V to +10 V bipolar. The AD1674 operates on +5 V and ±12 V or ±15 V power supplies. - Flexible Digital Interface: On-chip multiple-mode three-state output buffers and interface logic allow direct connection to most microprocessors. # AD1674—SPECIFICATIONS DC SPECIFICATIONS ( $T_{min}$ to $T_{map}$ $V_{CC} = +15$ V $\pm$ 10% or +12 V $\pm$ 5%, $V_{LOGIC} = +5$ V $\pm$ 10%, $V_{EE} = -15$ V $\pm$ 10% or -12 V $\pm$ 5% unless otherwise indicated) | | 1 | AD1674 | I | 1 | D1674 | К | | |---------------------------------------------------------------------------------------------------|----------|---------|------------|--------------|-------|-------------|------------| | Parameter; | Min | Тур | Max | Min | Тур | Max | Units | | RESOLUTION | 12 | - (4) | | - 12 | | | Bits | | INTEGRAL NONLINEARITY (INL) | | | ±1 | | | ±1/2 | LSB . | | DIFFERENTIAL NONLINEARITY (DNL) | - | | - | 4. | | | | | (No Missing Codes) | 12 | | | 12 | | . 2 | Bits . | | UNIPOLAR OFFSET <sup>1</sup> @ 25°C | | | ±3 | | | ±2 | LSB | | BIPOLAR OFFSET <sup>1</sup> @ 25°C | | | ±6 | | | ±4 | LSB | | FULL-SCALE ERROR <sup>1, 2</sup> @ 25°C | | | 143 | - 12- | | 12 1 | - ± | | (with Fixed 50 Ω Resistor from REF OUT to REF IN | | 0.1 | 0.25 | | 0.1 | 0.25 | % of FS | | TEMPERATURE RANGE | 0 | | +70 | 0 | | +70 | .€ | | TEMPERATURE DRIFT' | | | _ | | | | | | Unipolar Offset <sup>2</sup> | 1 | | ±2 | | | ±1 | LSB | | Bipolar Offset <sup>2</sup> | | | ±2 | | | ±1 | LSB | | Full-Scale Error <sup>2</sup> | ļ | | ±6 | | | ±3 | LSB | | POWER SUPPLY REJECTION | | | | | | | 1.00 | | $V_{CC} = 15 \text{ V} \pm 1.5 \text{ V} \text{ or } 12 \text{ V} \pm 0.6 \text{ V}$ | | | ±2 | | | ±1 | LSB | | $V_{LOGIC} = 5 V \pm 0.5 V$ | | | ±1/2<br>±2 | { | | ±1/2 | LSB<br>LSB | | $V_{EE} = -15 \text{ V} \pm 1.5 \text{ V} \text{ or } -12 \text{ V} \pm 0.6 \text{ V}$ | <u> </u> | | ±2 | | 39 | ±1 | 1 2 | | ANALOG INPUT | 9 | | | | | | 1 | | Input Ranges | -5 | | +5 | -5 | | +5 | Volts | | Bipolar | -10 | | +10 | -10 | | +10. | Volts | | Unipolar | 0 | | +10 | 0 | | +10 | Volts | | Cinpola | 0 | | +20 | 0 - | | +20 | Volts | | Input Impedance | | | | 1 | | | - 4 1 | | 10 Volt Span | + 3 | 5 | 7 | 3 | 5 | 7 | kΩ | | 20 Volt Span | 6 | 10 | 14 | 6 | 10 | 14 | ķΩ | | POWER SUPPLIES | | | | 71 | | | | | Operating Voltages | | | 60. | | | | 5.5 | | V <sub>LOGIC</sub> | +4.5 | | +5.5 | +4.5 | | +5.5 | Volts | | V <sub>cc</sub> | +11.4 | | +16.5 | +11.4 | | +16.5 | Volts | | VEE | ~16.5 | | -11.4 | -16.5 | - 4 | -11.4 | Volts | | Operating Current | 1 | | | | | | | | Logic | | 5<br>10 | 8 | | 5 | 8 | mA - | | I <sub>CC</sub><br>I <sub>EE</sub> | | 14 | 18 | | 14 | 14<br>18 | mA<br>mA | | POWER DISSIPATION | + | 385 | 575 | <del> </del> | 385 | -575 | - mW | | | - | | | 0.0 | | | | | INTERNAL REFERENCE VOLTAGE | - 9.9 | 10.0 | 10.1 | 9.9 | 10.0 | 10.1<br>2.0 | Volts | | Output Current (Available for External Loads) (External Load Should Not Change During Conversion) | | | 2.0 | | 4 | 2.0 | mA | #### NOTES Specifications shown in boldface are tested on all devices at final electrical test with worst case supply voltages at T<sub>min</sub>, 25°C, and T<sub>min</sub>. Results from those to are used to calculate outgoing quality levels. All min and max specifications are guaranteed, although only those shown in boldface are tested. Specifications subject to change without notice. Adjustable to zero. <sup>&</sup>lt;sup>2</sup>Includes internal voltage reference error. <sup>&</sup>lt;sup>3</sup>Maximum change from 25°C value to the value at T<sub>min</sub> or T<sub>max</sub>. POF ± Y = # AD1674 | 1992 | | AD1674 | Α - | AD1674B | | | AD1674T | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|------------|--------------|------|--------------|--------------|------|------------|----------| | | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max | Units | | manater | 12 | | | 12 | | | 12 | | | Bics | | ISOLUTION | | | | | | | | | | | | NTEGRAL NONLINEARITY (INL) @ 25°C | | | ±1<br>±1 | | | ±1/2<br>±1/2 | | | ±1/2<br>±1 | LSB . | | Straight and T | | | ±1 | | | X 1/2 | | | ±1 | LSB | | ENTIAL NONLINEARITY (DNL) | 100 | | | | | | -77 | | | | | d Chiming COGG) | 12 | | | 12 | | | 12 | | | Bits | | TOUTPOLAR OFFSET (a 2) C | | | ±2 | | | ±2 - | | | ±2 | LSB | | AR OFFSET' @ 25°C | | | ±6 | | | ±3 | | | ±3 | LSB | | | 1 | _ | | | | - | | | | | | Fixed 50 11 Resistor from REP OUT to REP 114) | | 0.1 | 0.25 | | 0.1 | 0.125 | | 0.1 | 0.125 | % of FSI | | TEMPERATURE RANGE | -40 | | +85 | -40 | | +85 | -55 | | +125 | •C | | THERATURE DRIFT' | | | | | | | | | | 35 | | Athinolar Offset <sup>2</sup> | 3 | | ±2 | | | ±1 | | | ±1 | LSB | | & Ricolar Offset | | | ±2 | | | ±1 | 1 | | ±2 | LSB | | Full-Scale Error | | | ±8 | | | ±5 | | | ±7 | LSB | | PARTER SUPPLY REJECTION | | | | | | | | | | | | $= 15 \text{ V} \pm 1.5 \text{ V} \text{ or } 12 \text{ V} \pm 0.6 \text{ V}$ | | | ±2 | | | ±1 | | | ±1 | LSB | | V = 5 V ± 0.5 V | | | ±1/2 | | | ±1/2 | | | ±1/2 | LSB | | $V_{gg} = -15 \text{ V} \pm 1.5 \text{ V or } -12 \text{ V} \pm 0.6 \text{ V}$ | 10,3 | | ±2 | | | ±1 | | | ±1 | LSB | | ANALOG INPUT | | i i | | | | | - 1 | 1.44 | | | | Paners | | | F.E. | | | | | | | | | Bipolar | -5 | | +5 | -5 | | +5 | -5 | | +5 | Volts | | | -10 | | +10 | -10 | | +10 | -10 | | +10 | Volts | | Unipolar | 0 | | +10<br>+20 | 0 | | +10 | 0 | 4 | +10 | Volts | | and the second s | ١٠ | | +20 | ١٠ | | +20 | ٠ | | +20 | Volts | | Input Impedance | 3 | 5 | 7 | 3 | 5 | 7 | 3 | 5 | 7 | kΩ | | 10 Volt Span | 6 | 10 | 14 | 6 | 10 | 14 | 6 | 10 | 14 | kΩ | | POWER SUPPLIES | | •• | | <del> </del> | | | <del> </del> | | | | | Operating Voltages | | | | | | | i | | | | | VLOGIC | +4.5 | | +5.5 | +4.5 | | +5.5 | +4.5 | | +5.5 | Volts | | VLOGIC | +11.4 | | +16.5 | +11.4 | | +16.5 | +11.4 | 1. | +16.5 | Volts | | V <sub>EE</sub> | -16.5 | | -11.4 | -16.5 | | -11.4 | -16.5 | | -11.4 | Volts | | Operating Current | | | | 10.0 | | | | | -75. | '' | | Logic | | 5 | 8 | | 5 | 8 | 1 | 5 | 8 | mA . | | I <sub>cc</sub> | 2 44 | 10 | 14 | | 10 | 14 | | 10 | 14 | mA | | I <sub>EE</sub> | | 14 | 18 | 9 | 14 | 18 | | 14 | 18 | mA ·· | | POWER DISSIPATION | | 385 | 575 | 1.5 | 385 | 575 | | 385 | 575 | mW | | INTERNAL REFERENCE VOLTAGE | 9.9 | 10.0 | 10.1 | 9.9 | 10.0 | 10.1 | 9.9 | 10.0 | 10.1 | Volts | | Output Current (Available for External Loads) | | 7.7 | 2.0 | | 170 | 2.0 | | | 2.0 | mA : | | (External Load Should Not Change During Conversion) | 95 | | 44.5 | | | | | | | 1 | ( $T_{min}$ to $T_{max}$ with $V_{CC}=+15$ V $\pm$ 10% or +12 V $\pm$ 5%, $V_{LOGIC}=+5$ V $\pm$ 10%, $V_{IE}=-15$ V $\pm$ 10% or -12 V $\pm$ 5%, $f_{SAMPLE}=100$ kSPS, $f_{IN}=10$ kHz, stand-alone mode AD1674—AC SPECIFICATIONS unless otherwise noted)1 | | | AD1674] | Ά. | A | D1674K/ | B/T | - | |--------------------------------------------------------------------------------------------------------------------|-----|----------------|--------------|-----|----------------|--------------|------------| | Parameter | Min | Тур | Max | Min | Тур | Max | Units | | Signal to Noise and Distortion (S/N+D) Ratio <sup>2, 3</sup> | 69 | 70 | | 70 | 71 | | dB | | Total Harmonic Distortion (THD) | | -90 | -82<br>0.008 | 4) | -90 | -82<br>0.008 | dB<br>% | | Peak Spurious or Peak Harmonic Component | | -92 | -82 | - | -92 | -82 | dB | | Full Power Bandwidth Full Linear Bandwidth | | 1<br>500 | • | | 1<br>500 | | MHz<br>kHz | | Intermodulation Distortion (IMD) <sup>5</sup> Second Order Products Third Order Products | | -90<br>-90 | -80<br>-80 | £ | -90<br>-90 | -80<br>-80 | dB<br>dB | | SHA (specifications are included in overall timing specifications) Aperture Delay Aperture Jitter Acquisition Time | | 15<br>150<br>1 | | | 15<br>150<br>1 | | ns ps | # DIGITAL SPECIFICATIONS (for all grades $T_{min}$ to $T_{max}$ with $V_{cc} = +15 \text{ V} \pm 10\%$ or $+12 \text{ V} \pm 5\%$ , $V_{LOSIC} = +5 \text{ V} \pm 10\%$ , $V_{EE} = -15 \text{ V} \pm 10\%$ or $-12 \text{ V} \pm 5\%$ ) | Paramete | er | Test Conditions Min | | Max | Units | |-----------------|---------------------------------------------------|-----------------------------|------|---------------------------|-------| | LOGIC I | NPUTS | | | | 1-1 | | $V_{IH}$ | High Level Input Voltage | 1 | +2.0 | V <sub>LOGIC</sub> +0.5 V | V | | $V_{1L}$ | Low Level Input Voitage | | -0.5 | +0.8 | V | | IIH | High Level Input Current $(V_{IN} = 5 \text{ V})$ | $V_{IN} = V_{LOGIC}$ | -10 | +10 | μΑ | | IIL | Low Level Input Current $(V_{1N} = 0 V)$ | $V_{IN} = 0 V$ | -10 | +10 | μA | | CIN | Input Capacitance | | .0_ | 10 | pF | | LOGIC ( | OUTPUTS | | • | 1 13 | | | V <sub>OH</sub> | High Level Output Voltage | $I_{OH} = 0.5 \text{ mA}$ | +2.4 | 1 | V | | VoL | Low Level Output Voltage | $I_{OL} = 1.6 \text{ mA}$ | | +0.4 | V | | Ioz | High-Z Leakage Current | $V_{IN} = 0$ to $V_{LOGIC}$ | -10 | +10 | μΛ | | Coz | High-Z Output Capacitance | | | 10 | pF | Specifications shown in boldface are tested on all devices at final electrical test with worst case supply voltages at Tmin, 25°C, and Tmin. Results from those tests are used to calculate outgoing quality levels. All min and max specifications are guaranteed, although only those shown in boldface are tested. Specifications subject to change without notice. NOTES If IN amplitude = -0.5 dB (9.44 V p-p) 10 V bipolar mode unless otherwise indicated. All measurements referred to -0 dB (9.997 V p-p) input signal unless otherwise indicated. <sup>&</sup>lt;sup>2</sup>Specified at worst case temperatures and supplies after one minute warm-up. See Figures 12 and 13 for other input frequencies and amplitudes. See Figure 11. <sup>&</sup>lt;sup>3</sup>fa = 9.08 kHz, fb = 9.58 kHz with f<sub>SAMPLE</sub> = 100 kHz. See Definition of Specifications section and Figure 15. (for all grades $T_{min}$ to $T_{max}$ with $V_{CC}=+15$ V $\pm$ 10% or +12 V $\pm$ 5%, $V_{LOGIC}=+5$ V $\pm$ SWITCHING SPECIFICATIONS (for all grades $T_{min}$ to $T_{max}$ with $V_{CC}=+15$ V $\pm$ 10% or -12 V $\pm$ 5%; $V_{IL}=0.4$ V, $V_{IM}=2.4$ V unless otherwise noted) #### CONVERTER START TEMING (Figure 1) | Parameter | Symbol | Min | Typ | Max | Units | |--------------------------------------|------------------|-----|-----|-----|-------| | Conversion Time | | | | | | | 8-Bit Cycle | t <sub>C</sub> | | 7 | 8 | μs | | 12-Bit Cycle | t <sub>C</sub> | | 9 | 10 | μs | | STS Delay from CE @ 25°C | tosc | | | 200 | ns | | T <sub>min</sub> to T <sub>max</sub> | | | | 250 | ns | | CE Pulse Width @ 25°C | THEC | 50 | | | ns | | T <sub>min</sub> to T <sub>max</sub> | | 75 | | | ns | | CS to CE Setup | tssc | 50 | | | ns | | CS Low During CE High @ 25°C | t <sub>HSC</sub> | 50 | | | ns | | T <sub>min</sub> to T <sub>mes</sub> | 1 | 75 | | | ns | | R/C to CE Setup | tsRC | 50 | | | ns | | R/C Low During CE High @ 25°C | THRC | 50 | | | ns | | T <sub>min</sub> to T <sub>mex</sub> | 1 | 150 | | | ns | | A <sub>0</sub> to CE Setup | tsac | 0 | | | ns | | An Valid During CE High | tHAC | 50 | | | ns | #### READ TIMING - FULL CONTROL MODE (Figure 2) | Parameter | Symbol | Min | Тур | Max | Units | |--------------------------------------|-------------------|-----|-----|-----|-------| | Access Time | | | | | | | $C_L = 100 pF$ | t <sub>DD</sub> 1 | | 75 | 150 | ns | | Data Valid After CE Low | t <sub>HD</sub> | 25 | | | ns | | Output Float Delay | t <sub>HL</sub> 2 | l | | 150 | ns | | CS to CE Setup | tssR | 50 | | | ns | | R/C to CE Setup | ISRR | 0 | | | ns | | Ao to CE Setup CS Valid After CE Low | tsar | 50 | | | กร | | CS Valid After CE Low | tHSR | 0 | | | ns | | R/C High After CE Low | tHRR | 60 | | | ns | | Ao Valid After CE Low | tHAR | 50 | | | ns | too is measured with the load circuit of Figure 3 and is defined as the time required for an output to cross 0.4 V or 2.4 V. He is defined as the time required for the data lines to change 0.5 V when the is defined as the time required for the data lines to change 0.5 V when loaded with the circuit of Figure 3. Specifications shown in boldface are tested on all devices at final electrical Specifications shown in boldface are tested on all devices at final electrical test with worst case supply voltages at $T_{\rm min}$ , 25°C, and $T_{\rm max}$ . Results from those tests are used to calculate outgoing quality levels. All min and max specifications are guaranteed, although only those shown in boldface are tested. Specifications subject to change without notice. | Test | V <sub>CP</sub> | Cour | |----------------------------------|-----------------|--------| | Access Time High Z to Logic Low | 5 V | 100 pF | | Float Time Logic High to High Z | 0 V | 10 pF | | Access Time High Z to Logic High | 0 V | 100 pF | | Float Time Logic Low to High Z | 5 V | 10 pF | Figure 1. Converter Start Timing Figure 2. Read Timing Figure 3. Load Circuit for Bus Timing Specifications TIMING - STAND-ALONE MODE (Figures 4a and 4b) | Parameter | Symbol | Min | Тур | Max | Units | |--------------------------------------|-----------------|-----|-----|-----|-------| | Data Access Time | IDDR | | | 150 | ns | | Low R/C Pulse Width | IHRL | 50 | | | กร | | STS Delay from R/C (a 25℃ | t <sub>Ds</sub> | | | 200 | กร | | T <sub>min</sub> to T <sub>max</sub> | " | | | 250 | ns | | Data Valid After R/C Low | tHDR | 25 | | | ns | | STS Delay After Data Valid | tHS | 0.6 | 0.8 | 1.2 | μs | | High R/C Pulse Width | then . | 150 | | | ns | #### NOTE Specifications shown in boldface are tested on all devices at final electrical test with worst case supply voltages at $T_{min}$ 25°C, and $T_{max}$ . Results from those tests are used to calculate outgoing quality levels. All min and max specifications are guaranteed, although only those shown in boldface are tested. Specifications subject to change without notice. Figure 4a. Stand-Alone Mode Timing Low Pulse for R/C #### **ABSOLUTE MAXIMUM RATINGS\*** | V <sub>CC</sub> to Digital Common 0 to +16. | |-----------------------------------------------------------------| | V <sub>EE</sub> to Digital Common 0 to -16. | | V <sub>LOGIC</sub> to Digital Common 0 to + | | Analog Common to Digital Common | | Digital Inputs to Digital Common0.5 V to V <sub>LOGIC</sub> +0. | | Analog Inputs to Analog Common V <sub>EE</sub> to V | | 20 V <sub>IN</sub> to Analog Common | | REF OUT Indefinite Short to Comr | | | | Junction Temperature | | Power Dissipation | \*Stresses above those listed under "Absolute Maximum Ratings" may ci permanent damage to the device. This is a stress rating only and function operation of the device at these or any other conditions above those indica in the operational section of this specification is not implied. Exposur absolute maximum rating conditions for extended periods may affect de reliability. Storage Temperature .....-65°C to +15- Lead Temperature, Soldering ...... Figure 4b. Stand-Alone Mode Timing High Pulse for Re CAUTION: . ESD (electrostatic discharge) sensitive device. The digital control inputs are diode protected; however, permanent damage may occur on unconnected devices subject to high energy electrostatic fields. Unused devices must be stored in conductive foam or shunts. The protective foam should be discharged to the destination socket before devices are inserted. #### **ORDERING GUIDE** | Model | Temperature Range | INL (T <sub>min</sub> to T <sub>max</sub> ) | S/(N+D)<br>(T <sub>min</sub> to T <sub>max</sub> ) | Package<br>Option <sup>2</sup> | |----------|-------------------|---------------------------------------------|----------------------------------------------------|--------------------------------| | ADI674JN | 0°C to +70°C | ±1 LSB | 69 dB | N-28A | | AD1674KN | 0°C to +70°C | ±1/2 LSB | 70 dB | N-28A | | AD1674JR | 0°C to +70°C | ±1 LSB | 69 dB | R-28 | | AD1674KR | 0°C to +70°C | ±1/2 LSB | 70 dB | R-28 | | AD1674AD | -40°C to +85°C | ±1 LSB | 69 dB | D-28A | | AD1674BD | -40°C to +85°C | ±1/2 LSB | 70 dB | D-28A | | AD1674TD | −55°C to +125°C | ±1 LSB | 70 dB | D-28A | NOTES 1 For details on grade and package offerings screened in accordance with MIL-STD-883, refer to the Analog Devices Military Products Databook or current AD1674/883B data sheet. <sup>2</sup>N = Plastic DIP; D = Hermetic Ceramic DIP; R = plastic SOIC. For outline information see Package Information section. #### **DEFINITION OF SPECIFICATIONS** #### INTEGRAL NONLINEARITY (INL) The ideal transfer function for an ADC is a straight line drawn between "zero" and "full scale." The point used as "zero" occurs 1/2 LSB before the first code transition. "Full scale" is defined as a level 1 1/2 LSB beyond the last code transition. Integral nonlinearity is the worst-case deviation of a code from the straight line. The deviation of each code is measured from the middle of that code. #### DIFFERENTIAL NONLINEARITY (DNL) A specification which guarantees no missing codes requires that every code combination appear in a monotonic increasing sequence as the analog input level is increased. Thus every code must have a finite width. The AD1674 guarantees no missing codes to 12-bit resolution; all 4096 codes are present over the entire operating range. #### UNIPOLAR OFFSET The first transition should occur at a level 1/2 LSB above analog common. Unipolar offset is defined as the deviation of the actual transition from that point at 25°C. This offset can be adjusted as shown in Figure 6. #### BIPOLAR OFFSET In the bipolar mode the major carry transition (0111 1111 1111 to 1000 0000 0000) should occur for an analog value 1/2 LSB below analog common. The bipolar offset error specifies the deviation of the actual transition from that point at 25°C. This offset can be adjusted as shown in Figure 7. #### **FULL-SCALE ERROR** The last transition (from 1111 1111 1110 to 1111 1111 1111) should occur for an analog value 1 1/2 LSB below the nominal full scale (9.9963 volts for 10 volts full scale). The full-scale error is the deviation of the actual level of the last transition from the ideal level at 25°C. The full-scale error can be adjusted to zero as shown in Figures 6 and 7. #### TEMPERATURE DRIFT The temperature drifts for full-scale error, unipolar offset and bipolar offset specify the maximum change from the initial (25°C) value to the value at T<sub>min</sub> or T<sub>max</sub>. #### POWER SUPPLY REJECTION The effect of power supply error on the performance of the device will be a small change in full scale. The specifications show the maximum full-scale change from the initial value with the supplies at various limits. #### FREQUENCY-DOMAIN TESTING The AD1674 is tested dynamically using a sine wave input and a 2048 point Fast Fourier Transform (FFT) to analyze the resulting output. Coherent sampling is used, wherein the ADC sampling frequency and the analog input frequency are related to each other by a ratio of integers. This ensures that an integral multiple of input cycles is captured, allowing direct FFT processing without windowing or digital filtering which could mask forme of the dynamic characteristics of the device. In addition, the frequencies are chosen to be "relatively prime" (no common factors) to maximize the number of different ADC codes that are present in a sample sequence. The result, called Prime Coherent Sampling, is a highly accurate and repeatable measure of the actual frequency-domain response of the converter. #### **NYQUIST FREQUENCY** An implication of the Nyquist sampling theorem, the "Nyquist Frequency" of a converter is that input frequency which is one-half the sampling frequency of the converter. SIGNAL-TO-NOISE AND DISTORTION (S/N+D) RATIO S/(N+D) is the ratio of the rms value of the measured input signal to the rms sum of all other spectral components below the Nyquist frequency, including harmonics but excluding dc. The value for S/(N+D) is expressed in decibels. #### TOTAL HARMONIC DISTORTION (THD) THD is the ratio of the rms sum of the first six harmonic components to the rms value of a full-scale input signal and is expressed as a percentage or in decibels. For input signals or harmonics that are above the Nyquist frequency, the aliased component is used. #### **INTERMODULATION DISTORTION (IMD)** With inputs consisting of sine waves at two frequencies, fa and fb, any device with nonlinearities will create distortion products, of order (m+n), at sum and difference frequencies of m $\pm n$ fb, where m, n = 0,1,2,3... Intermodulation terms are those for which m or n is not equal to zero. For example, the second order terms are (fa + fb) and (fa - fb) and the third order terms are (2fa + fb), (2fa - fb), (fa + 2fb) and (fa - 2fb). The IMD products are expressed as the decibel ratio of the rms sum of the measured input signals to the rms sum of the distortion terms. The two signals are of equal amplitude and the peak value of their sums is -0.5 dB from full-scale. The IMD products are normalized to a 0 dB input signal. #### **FULL-POWER BANDWIDTH** The full-power bandwidth is that input frequency at which the amplitude of the reconstructed fundamental is reduced by 3 dB for a full-scale input. #### **FULL-LINEAR BANDWIDTH** The full-linear bandwidth is the input frequency at which the slew rate limit of the sample-hold-amplifier (SHA) is reached. At this point, the amplitude of the reconstructed fundamental has degraded by less than -0.1 dB. Beyond this frequency, distortion of the sampled input signal increases significantly. #### APERTURE DELAY Aperture delay is a measure of the SHA's performance and is measured from the falling edge of Read/Convert (R/ $\overline{C}$ ) to when the input signal is held for conversion. #### APERTURE JITTER Aperture jitter is the variation in aperture delay for successive samples and is manifested as noise on the input to the A/D. #### PIN DESCRIPTION | Symbol : | Pin No. | Type | Name and Function | |-----------------------|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AGND | 9 🐧 | P | Analog Ground (Common). | | <b>A</b> <sub>0</sub> | 4 1 | DI | Byte Address/Short Cycle. If a conversion is started with $A_0$ Active LOW, a full 12-bit conversion cycle is initiated. If $A_0$ is Active HIGH during a convert start, a shorter 8-bit conversion cycle results. During Read ( $R/\overline{C}=1$ ) with 12/8 LOW, $A_0=LOW$ enables the 8 most significant bits (DB4-DB11), and $A_0=HIGH$ enables DB3-DB0 and sets DB7-DB4 = 0. | | BIP OFF | 12 | AI | Bipolar Offset. Connect through a 50 $\Omega$ resistor to REF OUT for bipolar operation or to Analog Common for unipolar operation. | | CE | 6 | DI | Chip Enable. Chip Enable is Active HIGH and is used to initiate a convert or read operation. | | CS | 3 | DI | Chip Select. Chip Select is Active LOW. | | DB11-DB8 | 27-24 | DO | Data Bits 11 through 8. In the 12-bit format (see $12/8$ and $A_0$ pins), these pins provide the upper 4 bits of data. In the 8-bit format, they provide the upper 4 bits when $A_0$ is LOW and are disabled when $A_0$ is HIGH. | | DB7-DB4 | 23–20 | DO | Data Bits 7 through 4. In the 12-bit format these pins provide the middle 4 bits of data. In the 8-bit format they provide the middle 4 bits when A <sub>0</sub> is LOW and all zeroes when A <sub>0</sub> is HIGH. | | DB3-DB0 | 19–16 | DO | Data Bits 3 through 0. In both the 12-bit and 8-bit format these pins provide the lower 4 bits of data when $A_0$ is HIGH; they are disabled when $A_0$ is LOW. | | DGND | 15 | P | Digital Ground (Common). | | REF OUT | 8 | AO . | +10 V Reference Output. | | R/C | 5 | DI | Read/Convert. In the full control mode $R/\overline{C}$ is Active HIGH for a read operation and Active LOW for a convert operation. In the stand-alone mode, the falling edge of $R/\overline{C}$ initiates a conversion. | | REF IN | 10 | AI | Reference Input is connected through a 50 $\Omega$ resistor to +10 V Reference for normal operation. | | STS | 28 | DO | Status is Active HIGH when a conversion is in progress and goes LOW when the conversion is completed. | | $v_{\infty}$ | 7 | P | +12 V/+15 V Analog Supply. | | VEE | 11 | P | -12 V/-15 V Analog Supply. | | V <sub>LOGIC</sub> | 1 | P | +5 V Logic Supply. | | 10 V <sub>IN</sub> | 13 | AI | 10 V Span Input, 0 to +10 V unipolar mode or -5 V to +5 V bipolar mode. When using the AD1674 in the 20 V Span 10 V <sub>IN</sub> should not be connected. | | 20 V <sub>IN</sub> | 14 | AI | 20 V Span Input, 0 to +20 V unipolar mode or -10 V to +10 V bipolar mode. When using the AD1674 in the 10 V Span 20 V <sub>IN</sub> should not be connected. | | 12/8 | 2 | DI | The 12/8 pin determines whether the digital output data is to be organized as two 8-bit words (12/8 LOW) or a single 12-bit word (12/8 HIGH). | TYPE: AI = Analog Input AO = Analog Output DI = Digital Input DO = Digital Output P = Power #### FUNCTIONAL BLOCK DIAGRAM #### PIN CONFIGURATION #### GENERAL CIRCUIT OPERATION The AD1674 is a complete 12-bit, 10 µs sampling analog-to-digital converter. A block diagram of the AD1674 is shown on the previous page. When the control section is commanded to initiate a conversion (as described later), it places the sample-and-hold amplifier (SHA) in the hold mode, enables the clock, and resets the successive approximation register (SAR). Once a conversion cycle has begun, it cannot be stopped or restarted and data is not available from the output buffers. The SAR, timed by the clock, will sequence through the conversion cycle and return an end-of-convert flag to the control section when the conversion has been completed. The control section will then disable the clock, switch the SHA to sample mode, and delay the STS LOW going edge to allow for acquisition to 12-bit accuracy. The control section will allow data read functions by external command anytime during the SHA acquisition interval. During the conversion cycle, the internal 12-bit, 1 mA full-scale current output DAC is sequenced by the SAR from the most significant bit (MSB) to the least significant bit (LSB) to provide an output that accurately balances the current through the 5 k $\Omega$ resistor from the input signal voltage held by the SHA. The SHA's input scaling resistors divide the input voltage by 2 for the 10 V input span and by 4 for the 20 V input span, maintaining a 1 mA full-scale output current through the 5 k $\Omega$ resistor for both ranges. The comparator determines whether the addition of each successively weighted bit current causes the DAC current sum to be greater than or less than the input current. If the sum is less, the bit is left on; if more, the bit is turned off. After testing all the bits, the SAR contains a 12-bit binary code which accurately represents the input signal to within ±1/2 LSB. #### CONTROL LOGIC The AD1674 may be operated in one of two modes, the full-control mode and the stand-alone mode. The full-control mode utilizes all the AD1674 control signals and is useful in systems that address decode multiple devices on a single data bus. The stand-alone mode is useful in systems with dedicated input ports available and thus not requiring full bus interface capability. Table I is a truth table for the AD1674, and Figure 5 illustrates the internal logic circuitry. | CE | CS | R/C | 12/8 | Ao | Operation | |--------|----|--------|--------|--------|-----------------------------------------------------------------| | 0<br>X | X | X<br>X | X<br>X | X<br>X | None<br>None | | 1<br>1 | 0 | 0 | X<br>X | 0 | Initiate 12-Bit Conversion Initiate 8-Bit Conversion | | i | 0 | 1 | 1 | X | Enable 12-Bit Parallel Output | | 1<br>1 | 0 | 1 | 0<br>0 | 0 | Enable 8 Most Significant Bits Enable 4 LSBs +4 Trailing Zeroes | Table I. AD1674A Truth Table Figure 5. Equivalent Internal Logic Circuitry 4 100 Sier. 3. C: #### **FULL-CONTROL MODE** In full-control mode, the AD1674 departs slightly from the AD674A timing requirements. These differences are discussed in Table II. In full-control mode, AD1674 timing should be reviewed for compliancy with AD674A applications. | .1 | | | | | | |------------------|----------------------------|-----------------------------------------------------------------------|--|--|--| | Specification | AD674A | AD1674<br>50 ns @ 25°C<br>150 ns T <sub>min</sub> to T <sub>max</sub> | | | | | HRC | 50 ns (min) | | | | | | t <sub>HRR</sub> | 0 ns (min)<br>200 ns (max) | 60 ns<br>200 ns @ 25°C<br>250 ns T <sub>min</sub> to T <sub>max</sub> | | | | | t <sub>HS</sub> | 600 ns (max) | lμs | | | | Table II. Chip Enable (CE), Chip Select ( $\overline{CS}$ ) and Read/Convert ( $R/\overline{C}$ ) are used to control Convert or Read modes of operation. Either CE or $\overline{CS}$ may be used to initiate a conversion. Note that the shortest delay path to the SHA control is from the $R/\overline{C}$ input (see Figure 5). SHA accuracy has been optimized for use in standalone mode and consequently results in the Table II differences for the full-control mode of operation. The state of $R/\overline{C}$ when CE and $\overline{CS}$ are both asserted determines whether a data Read ( $R/\overline{C}=1$ ) or a Convert ( $R/\overline{C}=0$ ) is in progress. $R/\overline{C}$ should be LOW before both CE and $\overline{CS}$ are asserted; if $R/\overline{C}$ is HIGH, a Read operation will momentarily occur, possibly resulting in system bus contention. #### STAND-ALONE MODE The AD1674 can be used in a "stand-alone" mode, which is useful in systems with dedicated input ports available and thus not requiring full bus interface capability. Stand-alone mode applications are generally able to issue conversion start commands more precisely than full-control mode. This improves ac performance by reducing the amount of control-induced aperture jitter. In stand-alone mode, the control interface for the AD1674 and AD674A are identical. CE and 12/8 are wired HIGH, $\overline{CS}$ and $A_0$ are wired LOW, and conversion is controlled by $R/\overline{C}$ . The three-state buffers are enabled when $R/\overline{C}$ is HIGH and a conversion starts when $R/\overline{C}$ goes LOW. This gives rise to two possible control signals — a high pulse or a low pulse. Operation with a low pulse is shown in Figure 4a. In this case, the outputs are forced into the high-impedance state in response to the falling edge of $R/\overline{C}$ and return to valid logic levels after the conversion cycle is completed. The STS line goes HIGH 200 ns after $R/\overline{C}$ goes LOW and returns low 1 $\mu$ s after data is valid. If conversion is initiated by a high pulse as shown in Figure 4b, the data lines are enabled during the time when $R/\overline{C}$ is HIGH. The falling edge of $R/\overline{C}$ starts the next conversion and the data lines return to three-state (and remain three-state) until the next high pulse of $R/\overline{C}$ . #### **CONVERSION TIMING** Once a conversion is started, the STS line goes HIGH. Convert start commands will be ignored until the conversion cycle is complete. The output data buffers can be enabled up to 1.2 $\mu$ s prior to STS going LOW. The STS line will return LOW at the end of the conversion cycle. The register control inputs, Ao and 12/8, control conversion length and data format. If a conversion is started with $A_0$ a full 12-bit conversion cycle is initiated. If $A_0$ is HIGH d a convert start, a shorter 8-bit conversion cycle results. During data read operations, $A_0$ determines whether the r state buffers containing the 8 MSBs of the conversion resu ( $A_0 = 0$ ) or the 4 LSBs ( $A_0 = 1$ ) are enabled. The $12/\overline{8}$ pi termines whether the output data is to be organized as two words ( $12/\overline{8}$ tied LOW) or a single 12-bit word ( $12/\overline{8}$ tied HIGH). In the 8-bit mode, the byte addressed when $A_0$ is contains the 4 LSBs from the conversion followed by four ing zeroes. This organization allows the data lines to be ow lapped for direct interface to 8-bit buses without the need external three-state buffers. #### INPUT CONNECTIONS AND CALIBRATION The 10 V p-p and 20 V p-p full-scale input ranges of the AD1674 accept the majority of signal voltages without the for external voltage divider networks which could deteriora accuracy of the ADC. The AD1674 is factory trimmed to minimize offset, lineariand full-scale errors. In many applications, no calibration timing will be required and the AD1674 will exhibit the accilimits listed in the specification tables. In some applications, offset and full-scale errors need to be trimmed out completely. The following sections describe the correct procedure for these various situations. #### **UNIPOLAR RANGE INPUTS** Figure 6 illustrates the external connections for the AD167-unipolar-input mode. The first output-code transition (from 0000 0000 0000 to 0000 0000 0001) should nominally occur an input level of +1/2 LSB (1.22 mV above ground for a 1-range; 2.44 mV for a 20 V range). To trim unipolar offset t this nominal value, apply a +1/2 LSB signal between Pin 1 ground (10 V range) or Pin 14 and ground (20 V range) and just R1 until the first transition is located. If the offset trim not required, Pin 12 can be connected directly to Pin 9; the resistors and trimmer for Pin 12 are then not needed. Figure 6. Unipolar Input Connections with Gain and C The full-scale trim is done by applying a signal 1 1/2 LSB b the nominal full scale (9.9963 V for a 10 V range) and adjus R2 until the last transition is located (1111 1111 1110 to 111 1111 1111). If full-scale adjustment is not required, R2 shou be replaced with a fixed 50 $\Omega$ ±1% metal film resistor. If R OUT is connected directly to REF IN, the additional full-sc error will be approximately 1%. LPOLAR RANGE INPUTS The connections for the bipolar-input mode are shown in Figure 7. Either or both of the trimming potentiometers can be related with 50 $\Omega$ ± 1% fixed resistors if the specified AD1674 have sufficient for the application. If the pins are aborted together, the additional offset and gain errors will be approximately 1%. Figure 7. Bipolar Input Connections with Gain and Offset To trim bipolar offset to its nominal value, apply a signal 1/2 LSB below midrange (-1.22 mV for a $\pm 5$ V range) and adjust R1 until the major carry transition is located (0111 1111 1111 to 1000 0000 0000). To trim the full-scale error, apply a signal 1 1/2 LSB below full scale (+4.9963 V for a $\pm 5$ V range) and adjust R2 to give the last positive transition (1111 1111 1110 to 1111 1111 1111). These trims are interactive so several iterations may be necessary for convergence. A single-pass calibration can be done by substituting a negative full-scale trim for the bipolar offset trim (error at midscale), using the same circuit. First, apply a signal 1/2 LSB above minus full scale (-4.9988 V for a $\pm 5$ V range) and adjust R1 until the minus full-scale transition is located (0000 0000 0001 to 0000 0000 0000). Then perform the gain error trim as outlined above. #### REFERENCE DECOUPLING It is recommended that a 10 $\mu$ F tantalum capacitor be connected between REF IN (Pin 10) and ground. This has the effect of improving the S/(N+D) ratio through filtering possible broad-band noise contributions from the voltage reference. #### BOARD LAYOUT Designing with high resolution data converters requires careful attention to board layout. Trace impedance is a significant issue. At the 12-bit level, a 5 mA current through a 0.5 $\Omega$ trace will develop a voltage drop of 2.5 mV, which is 1 LSB for a 10 V full-scale range. In addition to ground drops, inductive and capacitive coupling need to be considered, especially when high accuracy analog signals share the same board with digital signals. Finally, power supplies should be decoupled in order to filter out ac noise. The AD1674 has a wide bandwidth sampling front end. This means that the AD1674 will "see" high frequency noise at the input, which nonsampling (or limited-bandwidth sampling) ADCs would ignore. Therefore, it's important to make an effort to eliminate such high frequency noise through decoupling or by using an anti-aliasing filter at the analog input of the AD1674. Analog and digital signals should not share a common path. Each signal should have an appropriate analog or digital return routed close to it. Using this approach, signal loops enclose a small area, minimizing the inductive coupling of noise. Wide PC tracks, large gauge wire, and ground planes are highly recommended to provide low impedance signal paths. Separate analog and digital ground planes are also desirable, with a single interconnection point to minimize ground loops. Analog signals should be routed as far as possible from digital signals and should cross them (if necessary) only at right angles. The AD1674 incorporates several features to help the user's layout. Analog pins are adjacent to help isolate analog from digital signals. Ground currents have been minimized by careful circuit architecture. Current through AGND is 2.2 mA, with little code-dependent variation. The current through DGND is dominated by the return current for DB11-DB0. #### SUPPLY DECOUPLING The AD1674 power supplies should be well filtered, well regulated, and free from high frequency noise. Switching power supplies are not recommended due to their tendency to generate spikes which can induce noise in the analog system. Decoupling capacitors should be used in very close layout proximity between all power supply pins and ground. A 10 $\mu$ F tantalum capacitor in parallel with a 0.1 $\mu$ F disc ceramic capacitor provides adequate decoupling over a wide range of frequencies. An effort should be made to minimize the trace length between the capacitor leads and the respective converter power supply and common pins. The circuit layout should attempt to locate the AD1674, associated analog input circuitry, and interconnections as far as possible from logic circuitry. A solid analog ground plane around the AD1674 will isolate large switching ground currents. For these reasons, the use of wire-wrap circuit construction is not recommended; careful printed-circuit construction is preferred. #### **GROUNDING** If a single AD1674 is used with separate analog and digital ground planes, connect the analog ground plane to AGND and the digital ground plane to DGND keeping lead lengths as short as possible. Then connect AGND and DGND together at the AD1674. If multiple AD1674s are used or the AD1674 shares analog supplies with other components, connect the analog and digital returns together once at the power supplies rather than at each chip. This prevents large ground loops which inductively couple noise and allow digital currents to flow through the analog system. # GENERAL MICROPROCESSOR INTERFACE CONSIDERATIONS A typical A/D converter interface routine involves several operations. First, a write to the ADC address initiates a conversion. The processor must then wait for the conversion cycle to complete, since most ADCs take longer than one instruction cycle to complete a conversion. Valid data can, of course, only be read after the conversion is complete. The AD1674 provides an output signal (STS) which indicates when a conversion is in progress. This signal can be polled by the processor by reading it through an external three-state buffer (or other input port). The STS signal can also be used to generate an interrupt upon completion of a conversion, if the system timing requirements are critical (bear in mind that the maximum conversion time of the AD1674 is only 10 microseconds) and the processor has other tasks to perform during the ADC conversion cycle. Another possible time-out method is to assume that the ADC will take 10 microseconds to convert, and insert a sufficient number of "no-op" instructions to ensure that 10 microseconds of processor time is consumed. Once it is established that the conversion is finished, the data can be read. In the case of an ADC of 8-bit resolution (or less), a single data read operation is sufficient. In the case of converters with more data bits than are available on the bus, a choice of data formats is required, and multiple read operations are needed. The AD1674 includes internal logic to permit direct interface to 8-bit or 16-bit data buses, selected by the 12/8 input. In 16-bit bus applications (12/8 HIGH) the data lines (DB11 through DB0) may be connected to either the 12 most significant or 12 least significant bits of the data bus. The remaining four bits should be masked in software. The interface to an 8-bit data bus (12/8 LOW) contains the 8 MSBs (DB11 through DB4). The odd address (Ao HIGH) contains the 4 LSBs (DB3 through DB0) in the upper half of the byte, followed by four trailing zeroes, thus eliminating bit masking instructions. | | <b>D7</b> | | | | D0 " | | | | |-------------------|---------------|------|-----|-----|------|-----|-----|-----| | XXX8 (EVEN ADDR): | D811<br>(MS8) | D@16 | DES | Dea | De7 | D84 | 200 | DB4 | | XXX1 (000 ADOR): | 063 | DBZ | DS1 | D80 | | | | | AD1674 Data Format for 8-Bit Bus #### 8085A INTERFACE Figure 8 illustrates the use of the AD1674 operating in full-control mode from the 8085A. This provides an example of the implementation of the timing modifications necessary when using the AD1674 in place of an existing AD674A application, discussed in Table II and associated text. Figure 9 shows the convert start timing diagram; Figure 10 provides information on read timing. Figure 8. 8085A - AD1674 with R/C-Delayed Control Interface Figure 9. 8085A Convert Start The convert start cycle starts when the WR signal goes LOW, forcing CE to go HIGH. With CLR signal LOW prior to this, R/C is set LOW. When CLR goes HIGH, R/C will remain LOW until the next rising edge of CLK. Figure 10. 8085A Read The High Byte is read first. The Read cycle starts when $\overline{RD}$ goes LOW, causing CE to go HIGH. $\overline{CS}$ is already LOW, making $\overline{CLR}$ and $\overline{PR}$ HIGH on the D-flop. This causes $\overline{R/C}$ to go HIGH on the rising edge of CLK. $\overline{R/C}$ will not go LOW until $\overline{CS}$ goes HIGH, forcing $\overline{CLR}$ to go LOW thus putting the D-flop in a steady state of Q LOW. The cycle repeats for the Low Byte read. # Typical Dynamic Performance—AD1674 Figure 11. Harmonic Distortion vs. Input Frequency Figure 12. S/(N+D) vs. Input Frequency and Amplitude Figure 13. S/(N+D) vs. Input Amplitude Figure 14. Nonaveraged 2048 Point FFT at 100 kSPS, $f_{\rm FM} = 25.049~\rm kHz$ Figure 15. IMD Plot for $f_{\rm IN}=9.08~{\rm kHz}$ (fa), 9.58 kHz (fb) p, 1.,. To: ## **CURRICULUM VITAE** Mr. Umnart Sathanon born in 26 April 1971. Graduate for Bachelor Degree of Science (Physics) from Department of Physics, Faculty of Science Chulalongkorn University in 1992. After he obtain the degree he applied for study in this graduate school for Master's Degree of Science since 1993.